Functional Verification for SEU Emulation in FPGA Designs
View/ Open
Date
2014-09-17Author
Villalta Bustillo, Igor
Kretzchmar, Uli
Santos, Gorka
Metadata
Show full item record
XIV Jornadas de Computación Reconfigurable y Aplicaciones (JCRA14). Valladolid, 17-19 Septiembre 2014
Abstract
In this paper techniques to detect failures in a FPGA are presented and their application to SEU
(Single Event Upset) emulation applications is discussed. SEU emulation in FPGAs consists on
programming the device with a configuration file that has an erroneous bit, emulating the effect of a
SEU. Once the device has been erroneously programmed a verification method is needed to
evaluate the criticality of the modified bits. In this work two verification approaches (hardware
verification and software verification) are implemented, experimental results are obtained
and conclusions are taken.