UPV-EHU ADDI
  • Volver
    • English
    • español
    • Basque
  • Login
  • español 
    • English
    • español
    • Basque
  • FAQ
Ver ítem 
  •   Inicio
  • INVESTIGACIÓN
  • Artículos, Comunicaciones, Libros
  • Artículos
  • Ver ítem
  •   Inicio
  • INVESTIGACIÓN
  • Artículos, Comunicaciones, Libros
  • Artículos
  • Ver ítem
JavaScript is disabled for your browser. Some features of this site may not work without it.

Adaptive Scalable SVD Unit for Fast Processing of Large LSE Problems

Thumbnail
Ver/
ASAP2014 ses1 regpaper18 presentation (1.717Mb)
bildosola14_cnotice.pdf (1.409Mb)
Fecha
2014-06-18
Autor
Bildosola Agirregomezkorta, Iñaki ORCID
Martínez Corral, Unai ORCID
Basterrechea Oyarzabal, Koldobika
Metadatos
Mostrar el registro completo del ítem
  Estadisticas en RECOLECTA
(LA Referencia)

25th International Conference on Application-specific Systems, Architectures and Processors (ASAP 2014, Zurich
URI
http://hdl.handle.net/10810/13397
Resumen
Singular Value Decomposition (SVD) is a key linear algebraic operation in many scientific and engineering applications. In particular, many computational intelligence systems rely on machine learning methods involving high dimensionality datasets that have to be fast processed for real-time adaptability. In this paper we describe a practical FPGA (Field Programmable Gate Array) implementation of a SVD processor for accelerating the solution of large LSE problems. The design approach has been comprehensive, from the algorithmic refinement to the numerical analysis to the customization for an efficient hardware realization. The processing scheme rests on an adaptive vector rotation evaluator for error regularization that enhances convergence speed with no penalty on the solution accuracy. The proposed architecture, which follows a data transfer scheme, is scalable and based on the interconnection of simple rotations units, which allows for a trade-off between occupied area and processing acceleration in the final implementation. This permits the SVD processor to be implemented both on low-cost and highend FPGAs, according to the final application requirements.
Colecciones
  • Artículos

DSpace 6.4 software copyright © -2023  DuraSpace
OpenAIRE
EHU Bilbioteka
 

 

Listar

Todo ADDIComunidades & ColeccionesPor fecha de publicaciónAutoresTítulosDepartamentos (cas.)Departamentos (eus.)MateriasEsta colecciónPor fecha de publicaciónAutoresTítulosDepartamentos (cas.)Departamentos (eus.)Materias

Mi cuenta

Acceder

Estadísticas

Ver Estadísticas de uso

DSpace 6.4 software copyright © -2023  DuraSpace
OpenAIRE
EHU Bilbioteka