Show simple item record

dc.contributor.authorGómez Cornejo, Julen
dc.contributor.authorAranzabal Santamaria, Itxaso
dc.contributor.authorLópez Ropero, Iraide
dc.contributor.authorMazón Sainz-Maza, Angel Javier ORCID
dc.contributor.authorZuloaga Izaguirre, Aitzol
dc.date.accessioned2023-01-12T15:48:02Z
dc.date.available2023-01-12T15:48:02Z
dc.date.issued2022-12-27
dc.identifier.citationElectronics 12(1) : (2023) // Article ID 102es_ES
dc.identifier.issn2079-9292
dc.identifier.urihttp://hdl.handle.net/10810/59267
dc.description.abstractThis paper proposes a methodology to access data and manage the content of distributed memories in FPGA designs through the configuration bitstream. Thanks to the methods proposed, it is possible to read and write the data content of registers without using the in/out ports of registers in a straightforward fashion. Hence, it offers the possibility of performing several operations, such as, to load, copy or compare the information stored in registers without the necessity of physical interconnections. This work includes two flows that simplify the designing process when using the proposed approach: while the first enables the protection or unprotection of writing on different partial regions through the bitstream, the second permits homogeneous instances of a design implemented in different reconfigurable regions to be obtained without losing efficiency. The approach is based and has been physically validated on the ZYNQ from Xilinx, and when using partially reconfigurable designs, it does not affect the hardware overhead nor the maximum operating frequency of the design.es_ES
dc.description.sponsorshipThis work has been supported, within the fund for research groups of the Basque university system IT1440-22, by the Department of Education and, within PILAR ZE-2020/00022 and COMMUTE ZE-2021/00931 projects, by the Hazitek program, both of the Basque Government; the latter also by the Ministerio de Ciencia Innovación of Spain through the Centro para el Desarrollo Tecnológico Industrial (CDTI) within the projects IDI-20201264 and IDI-20220543, and through the Fondo Europeo de Desarrollo Regional 2014–2020 (FEDER funds).es_ES
dc.language.isoenges_ES
dc.publisherMDPIes_ES
dc.rightsinfo:eu-repo/semantics/openAccesses_ES
dc.rights.urihttp://creativecommons.org/licenses/by/4.0/
dc.subjectFPGAes_ES
dc.subjectmemoryes_ES
dc.subjectbitstreames_ES
dc.subjectreconfigurationes_ES
dc.titleA New Methodology to Manage FPGA Distributed Memory Content via Bitstream for Xilinx ZYNQ Deviceses_ES
dc.typeinfo:eu-repo/semantics/articlees_ES
dc.date.updated2023-01-06T13:52:33Z
dc.rights.holder© 2022 by the authors.Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/ 4.0/).es_ES
dc.relation.publisherversionhttps://www.mdpi.com/2079-9292/12/1/102es_ES
dc.identifier.doi10.3390/electronics12010102
dc.departamentoesIngeniería eléctrica
dc.departamentoesTecnología electrónica
dc.departamentoeuIngeniaritza elektrikoa
dc.departamentoeuTeknologia elektronikoa


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record

© 2022 by the authors.Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/ 4.0/).
Except where otherwise noted, this item's license is described as © 2022 by the authors.Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/ 4.0/).